Part Number Hot Search : 
DTC143T W66910 UP04316 BU150 FVTO20IV S5306 T05J1AB2 SST4119A
Product Description
Full Text Search
 

To Download IDT2305A Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 IDT2305A 3.3V ZERO DELAY CLOCK BUFFER
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
3.3V ZERO DELAY CLOCK BUFFER
FEATURES:
* * * * * * * * * * * *
IDT2305A
Phase-Lock Loop Clock Distribution 10MHz to 133MHz operating frequency Distributes one clock input to one bank of five outputs Zero Input-Output Delay Output Skew < 250ps Low jitter <200 ps cycle-to-cycle IDT2305A-1 for Standard Drive IDT2305A-1H for High Drive No external RC network required Operates at 3.3V VDD Power down mode Available in SOIC package
DESCRIPTION:
The IDT2305A is a high-speed phase-lock loop (PLL) clock buffer, designed to address high-speed clock distribution applications. The zero delay is achieved by aligning the phase between the incoming clock and the output clock, operable within the range of 10 to 133MHz. The IDT2305A is an 8-pin version of the IDT2309A. IDT2305A accepts one reference input, and drives out five low skew clocks. The -1H version of this device operates up to 133MHz frequency and has a higher drive than the -1 device. All parts have on-chip PLLs which lock to an input clock on the REF pin. The PLL feedback is on-chip and is obtained from the CLKOUT pad. In the absence of an input clock, the IDT2305A enters power down. In this mode, the device will draw less than 12A for Commercial Temperature range and less than 25A for Industrial temperature range, the outputs are tri-stated, and the PLL is not running, resulting in a significant reduction of power. The IDT2305A is characterized for both Industrial and Commercial operation.
FUNCTIONAL BLOCK DIAGRAM
8 CLKOUT
REF
1
PLL Control Logic
3
CLK1
2
CLK2
5 7
CLK3
CLK4
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
c 2004 Integrated Device Technology, Inc.
JULY 2004
DSC 6586/3
IDT2305A 3.3V ZERO DELAY CLOCK BUFFER
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
PIN CONFIGURATION
ABSOLUTE MAXIMUM RATINGS(1)
Symbol VDD Rating Supply Voltage Range Input Voltage Range (REF) Input Voltage Range (except REF) IIK (VI < 0) IO (VO = 0 to VDD) VDD or GND TA = 55C (in still air)(3) TSTG Operating Temperature Operating Temperature Input Clamp Current Continuous Output Current Continuous Current Maximum Power Dissipation Storage Temperature Range Commercial Temperature Range Industrial Temperature Range -40 to +85 C Max. -0.5 to +4.6 -0.5 to +5.5 -0.5 to VDD+0.5 -50 50 100 0.7 -65 to +150 0 to +70 mA mA mA W C C Unit V V V VI (2) VI
REF CLK2 CLK1 GND
1 2 3 4
8 7 6 5
CLKOUT CLK4 VDD CLK3
SOIC TOP VIEW
NOTES: 1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. 2. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. 3. The maximum package power dissipation is calculated using a junction temperature of 150C and a board trace length of 750 mils.
APPLICATIONS:
* * * * * SDRAM Telecom Datacom PC Motherboards/Workstations Critical Path Delay Designs
PIN DESCRIPTION
Pin Name REF
(1)
Pin Number 1 2 3 4 5 6 7
Type IN Out Out Ground Out PWR Out Out Output clock Output clock Ground Output clock 3.3V Supply Output clock
Functional Description Input reference clock, 5 Volt tolerant input
CLK2(2) CLK1 GND CLK3 VDD CLK4
(2) (2) (2) (2)
CLKOUT
8
Output clock, internal feedback on this pin
NOTES: 1. Weak pull down. 2. Weak pull down on all outputs.
2
IDT2305A 3.3V ZERO DELAY CLOCK BUFFER
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
OPERATING CONDITIONS - COMMERCIAL
Symbol VDD TA CL CIN Supply Voltage Operating Temperature (Ambient Temperature) Load Capacitance < 100MHz Load Capacitance 100MHz - 133MHz Input Capacitance Parameter Min. 3 0 -- -- -- Max. 3.6 70 30 10 7 pF Unit V
C
pF
DC ELECTRICAL CHARACTERISTICS - COMMERCIAL
Symbol VIL VIH IIL IIH VOL VOH IDD_PD IDD Parameter Input LOW Voltage Level Input HIGH Voltage Level Input LOW Current Input HIGH Current Output LOW Voltage Output HIGH Voltage Power Down Current Supply Current VIN = 0V VIN = VDD Standard Drive High Drive Standard Drive High Drive REF = 0MHz Unloaded Outputs at 66.66MHz IOL = 8mA IOL = 12mA (-1H) IOH = -8mA IOH = -12mA (-1H) -- -- 12 32 A mA 2.4 -- V Conditions Min. -- 2 -- -- -- Max. 0.8 -- 50 100 0.4 Unit V V A A V
SWITCHING CHARACTERISTICS (2305A-1) - COMMERCIAL
Symbol t1 Parameter Output Frequency Duty Cycle = t2 / t1 t3 t4 t5 t6 t7 tJ tLOCK Rise Time Fall Time Output to Output Skew Delay, REF Rising Edge to CLKOUT Rising Edge Device-to-Device Skew Cycle-to-Cycle Jitter, pk - pk PLL Lock Time 10pF Load 30pF Load Measured at 1.4V, FOUT = 66.66MHz Measured between 0.8V and 2V Measured between 0.8V and 2V All outputs equally loaded Measured at VDD/2 Measured at VDD/2 on the CLKOUT pins of devices Measured at 66.66MHz, loaded outputs Stable power supply, valid clock presented on REF pin Conditions
(1,2)
Min. 10 10 40 -- -- -- -- -- -- --
Typ. -- -- 50 -- -- -- 0 0 -- --
Max. 133 100 60 2.5 2.5 250 350 700 200 1
Unit MHz % ns ns ps ps ps ps ms
NOTES: 1. REF Input has a threshold voltage of VDD/2. 2. All parameters specified with loaded outputs.
3
IDT2305A 3.3V ZERO DELAY CLOCK BUFFER
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
(1,2)
SWITCHING CHARACTERISTICS (2305A-1H) - COMMERCIAL
Symbol t1 Parameter Output Frequency Duty Cycle = t2 / t1 Duty Cycle = t2 / t1 t3 t4 t5 t6 t7 t8 tJ tLOCK Rise Time Fall Time Output to Output Skew Delay, REF Rising Edge to CLKOUT Rising Edge Device-to-Device Skew Output Slew Rate Cycle-to-Cycle Jitter, pk - pk PLL Lock Time 10pF Load 30pF Load Measured at 1.4V, FOUT = 66.66MHz Measured at 1.4V, FOUT <50MHz Measured between 0.8V and 2V Measured between 0.8V and 2V All outputs equally loaded Measured at VDD/2 Measured at VDD/2 on the CLKOUT pins of devices Measured between 0.8V and 2V using Test Circuit #2 Measured at 66.66MHz, loaded outputs Stable power supply, valid clock presented on REF pin Conditions
Min. 10 10 40 45 -- -- -- -- -- 1 -- --
Typ. -- -- 50 50 -- -- -- 0 0 -- -- --
Max. 133 100 60 55 1.5 1.5 250 350 700 -- 200 1
Unit MHz % % ns ns ps ps ps V/ns ps ms
NOTES: 1. REF Input has a threshold voltage of VDD/2. 2. All parameters specified with loaded outputs.
OPERATING CONDITIONS - INDUSTRIAL
Symbol VDD TA CL CIN Supply Voltage Operating Temperature (Ambient Temperature) Load Capacitance < 100MHz Load Capacitance 100MHz - 133MHz Input Capacitance Parameter Min. 3 -40 -- -- -- Max. 3.6 +85 30 10 7 pF Unit V
C
pF
DC ELECTRICAL CHARACTERISTICS - INDUSTRIAL
Symbol VIL VIH IIL IIH VOL VOH IDD_PD IDD Parameter Input LOW Voltage Level Input HIGH Voltage Level Input LOW Current Input HIGH Current Output LOW Voltage Output HIGH Voltage Power Down Current Supply Current VIN = 0V VIN = VDD Standard Drive High Drive Standard Drive High Drive REF = 0MHz Unloaded Outputs at 66.66MHz IOL = 8mA IOL = 12mA (-1H) IOH = -8mA IOH = -12mA (-1H) -- -- 25 35 A mA 2.4 -- V Conditions Min. -- 2 -- -- -- Max. 0.8 -- 50 100 0.4 Unit V V A A V
4
IDT2305A 3.3V ZERO DELAY CLOCK BUFFER
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
(1,2)
SWITCHING CHARACTERISTICS (2305A-1) - INDUSTRIAL
Symbol t1 Parameter Output Frequency Duty Cycle = t2 / t1 t3 t4 t5 t6 t7 tJ tLOCK Rise Time Fall Time Output to Output Skew Delay, REF Rising Edge to CLKOUT Rising Edge Device-to-Device Skew Cycle-to-Cycle Jitter, pk - pk PLL Lock Time 10pF Load 30pF Load Measured at 1.4V, FOUT = 66.66MHz Measured between 0.8V and 2V Measured between 0.8V and 2V All outputs equally loaded Measured at VDD/2 Measured at VDD/2 on the CLKOUT pins of devices Measured at 66.66MHz, loaded outputs Conditions
Min. 10 10 40 -- -- -- -- -- -- --
Typ. -- -- 50 -- -- -- 0 0 -- --
Max. 133 100 60 2.5 2.5 250 350 700 200 1
Unit MHz % ns ns ps ps ps ps ms
Stable power supply, valid clock presented on REF pin
NOTES: 1. REF Input has a threshold voltage of VDD/2. 2. All parameters specified with loaded outputs.
SWITCHING CHARACTERISTICS (2305A-1H) - INDUSTRIAL
Symbol t1 Parameter Output Frequency Duty Cycle = t2 / t1 Duty Cycle = t2 / t1 t3 t4 t5 t6 t7 t8 tJ tLOCK Rise Time Fall Time Output to Output Skew Delay, REF Rising Edge to CLKOUT Rising Edge Device-to-Device Skew Output Slew Rate Cycle-to-Cycle Jitter, pk - pk PLL Lock Time 10pF Load 30pF Load Measured at 1.4V, FOUT = 66.66MHz Measured at 1.4V, FOUT <50MHz Measured between 0.8V and 2V Measured between 0.8V and 2V All outputs equally loaded Measured at VDD/2 Measured at VDD/2 on the CLKOUT pins of devices Measured between 0.8V and 2V using Test Circuit #2 Measured at 66.66MHz, loaded outputs Stable power supply, valid clock presented on REF pin Conditions
(1,2)
Min. 10 10 40 45 -- -- -- -- -- 1 -- --
Typ. -- -- 50 50 -- -- -- 0 0 -- -- --
Max. 133 100 60 55 1.5 1.5 250 350 700 -- 200 1
Unit MHz % % ns ns ps ps ps V/ns ps ms
NOTES: 1. REF Input has a threshold voltage of VDD/2. 2. All parameters specified with loaded outputs.
ZERO DELAY AND SKEW CONTROL
All outputs should be uniformly loaded in order to achieve Zero I/O Delay. Since the CLKOUT pin is the internal feedback for the PLL, its relative loading can affect and adjust the input/output delay. For designs utilizing zero I/O Delay, all outputs including CLKOUT must be equally loaded. Even if the output is not used, it must have a capacitive load equal to that on the other outputs in order to obtain true zero I/O Delay. If I/O Delay adjustments are needed, use the Output Load Difference diagram to calculate loading differences between the CLKOUT pin and other outputs. For zero output-to-output skew, all outputs must be loaded equally.
5
IDT2305A 3.3V ZERO DELAY CLOCK BUFFER
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
SWITCHING WAVEFORMS
t1 t2 1.4V 1.4V 1.4V
1.4V Output Output t5 1.4V
Duty Cycle Timing
Output to Output Skew
Output
0.8V t3
2V
2V
0.8V t4
3.3V 0V
REF Output t6
VDD/2
VDD/2
All Outputs Rise/Fall Time
Input to Output Propagation Delay
CLKOUT Device 1 CLKOUT Device 2
VDD/2
t7
VDD/2
Device to Device Skew
TEST CIRCUITS
VDD 0.1F OUTPUTS
CLKOUT CLOAD
VDD 0.1F OUTPUTS
1K
CLKOUT 10pF
1K VDD 0.1F
VDD 0.1F GND GND
GND
GND
Test Circuit 1 (all Parameters Except t8) 6
Test Circuit 2 (t8, Output Slew Rate On -1H Devices)
IDT2305A 3.3V ZERO DELAY CLOCK BUFFER
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
ORDERING INFORMATION
IDT XXXXX Device Type XX Package X Process Blank I DC DCG 2305A-1 2305A-1H Commercial (0oC to +70oC) Industrial (-40oC to +85oC) Small Outline IC SOIC - Green Zero Delay Clock Buffer with High Drive
Ordering Code IDT2305A-1DC IDT2305A-1DCG IDT2305A-1DCGI IDT2305A-1DCI IDT2305A-1HDC IDT2305A-1HDCG IDT2305A-1HDCGI IDT2305A-1HDCI 8-Pin SOIC 8-Pin SOIC 8-Pin SOIC 8-Pin SOIC 8-Pin SOIC 8-Pin SOIC 8-Pin SOIC 8-Pin SOIC
Package Type Commercial Commercial Industrial Industrial Commercial Commercial Industrial Industrial
Operating Range
CORPORATE HEADQUARTERS 2975 Stender Way Santa Clara, CA 95054
for SALES: 800-345-7015 or 408-727-6116 fax: 408-492-8674 www.idt.com 7
for Tech Support: logichelp@idt.com (408) 654-6459


▲Up To Search▲   

 
Price & Availability of IDT2305A

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X